Patchwork Add PC87392 support

login
register
about
Submitter Sven Schnelle
Date 2011-02-01 15:23:24
Message ID <8762t3ok2b.fsf@begreifnix.stackframe.org>
Download mbox | patch
Permalink /patch/2594/
State Superseded
Headers show

Comments

Sven Schnelle - 2011-02-01 15:23:24
Hi List,

this patch adds support for the NSC PC87392 Super I/O. It is
used in Lenovo Docking Stations as Super I/O chip.

Signed-off-by: Sven Schnelle <svens@stackframe.org>

Patch

Index: src/superio/nsc/pc87392/Makefile.inc
===================================================================
--- src/superio/nsc/pc87392/Makefile.inc	(revision 0)
+++ src/superio/nsc/pc87392/Makefile.inc	(revision 0)
@@ -0,0 +1,22 @@ 
+##
+## This file is part of the coreboot project.
+##
+## Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
+##
+## This program is free software; you can redistribute it and/or modify
+## it under the terms of the GNU General Public License as published by
+## the Free Software Foundation; either version 2 of the License, or
+## (at your option) any later version.
+##
+## This program is distributed in the hope that it will be useful,
+## but WITHOUT ANY WARRANTY; without even the implied warranty of
+## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+## GNU General Public License for more details.
+##
+## You should have received a copy of the GNU General Public License
+## along with this program; if not, write to the Free Software
+## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+##
+
+ramstage-$(CONFIG_SUPERIO_NSC_PC87392) += superio.c
+
Index: src/superio/nsc/pc87392/pc87392.h
===================================================================
--- src/superio/nsc/pc87392/pc87392.h	(revision 0)
+++ src/superio/nsc/pc87392/pc87392.h	(revision 0)
@@ -0,0 +1,31 @@ 
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#ifndef SUPERIO_NSC_PC87392_H
+#define SUPERIO_NSC_PC87392_H
+
+#define PC87392_FDC  0x00
+#define PC87392_PP   0x01
+#define PC87392_SP2  0x02
+#define PC87392_SP1  0x03
+#define PC87392_GPIO 0x07
+#define PC87392_WDT  0x0A
+
+#endif
Index: src/superio/nsc/pc87392/superio.c
===================================================================
--- src/superio/nsc/pc87392/superio.c	(revision 0)
+++ src/superio/nsc/pc87392/superio.c	(revision 0)
@@ -0,0 +1,79 @@ 
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#include <arch/io.h>
+#include <device/device.h>
+#include <device/pnp.h>
+#include <console/console.h>
+#include <string.h>
+#include <bitops.h>
+#include <uart8250.h>
+#include <stdlib.h>
+#include "chip.h"
+#include "pc87392.h"
+
+static void init(device_t dev)
+{
+	struct superio_nsc_pc87392_config *conf = dev->chip_info;
+	struct resource *res0;
+
+	if (!dev->enabled)
+		return;
+
+	switch(dev->path.pnp.device) {
+	case PC87392_SP1:
+		res0 = find_resource(dev, PNP_IDX_IO0);
+		init_uart8250(res0->base, &conf->com1);
+		break;
+
+	case PC87392_SP2:
+		res0 = find_resource(dev, PNP_IDX_IO0);
+		init_uart8250(res0->base, &conf->com2);
+		break;
+	}
+}
+
+static struct device_operations ops = {
+	.read_resources   = pnp_read_resources,
+	.set_resources    = pnp_set_resources,
+	.enable_resources = pnp_enable_resources,
+	.enable           = pnp_enable,
+	.init             = init,
+};
+
+static struct pnp_info pnp_dev_info[] = {
+	{ &ops, PC87392_FDC,  PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07fa, 0}, },
+	{ &ops, PC87392_PP,   PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x04f8, 0}, },
+	{ &ops, PC87392_SP2,  PNP_IO0 | PNP_IRQ0 | PNP_DRQ0 | PNP_DRQ1, {0x07f8, 0}, },
+	{ &ops, PC87392_SP1,  PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
+	{ &ops, PC87392_GPIO, PNP_IO0 | PNP_IRQ0, {0xfff8, 0}, },
+	{ &ops, PC87392_WDT,  PNP_IO0 | PNP_IRQ0, {0xfffc, 0}, },
+};
+
+static void enable_dev(struct device *dev)
+{
+	pnp_enable_devices(dev, &pnp_ops,
+		ARRAY_SIZE(pnp_dev_info), pnp_dev_info);
+}
+
+struct chip_operations superio_nsc_pc87392_ops = {
+	CHIP_NAME("NSC PC87392 Super I/O")
+	.enable_dev = enable_dev,
+};
Index: src/superio/nsc/pc87392/chip.h
===================================================================
--- src/superio/nsc/pc87392/chip.h	(revision 0)
+++ src/superio/nsc/pc87392/chip.h	(revision 0)
@@ -0,0 +1,32 @@ 
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#ifndef SUPERIO_NSC_PC87392_CHIP_H
+#define SUPERIO_NSC_PC87392_CHIP_H
+
+extern struct chip_operations superio_nsc_pc87392_ops;
+
+#include <uart8250.h>
+
+struct superio_nsc_pc87392_config {
+	struct uart8250 com1, com2;
+};
+
+#endif
Index: src/superio/nsc/pc87392/early_serial.c
===================================================================
--- src/superio/nsc/pc87392/early_serial.c	(revision 0)
+++ src/superio/nsc/pc87392/early_serial.c	(revision 0)
@@ -0,0 +1,30 @@ 
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
+ */
+
+#include <arch/romcc_io.h>
+#include "pc87392.h"
+
+static void pc87392_enable_serial(device_t dev, u16 iobase)
+{
+	pnp_set_logical_device(dev);
+	pnp_set_enable(dev, 0);
+	pnp_set_iobase(dev, PNP_IDX_IO0, iobase);
+	pnp_set_enable(dev, 1);
+}
Index: src/superio/nsc/Kconfig
===================================================================
--- src/superio/nsc/Kconfig	(revision 6325)
+++ src/superio/nsc/Kconfig	(working copy)
@@ -36,3 +36,5 @@ 
 	bool
 config SUPERIO_NSC_PC97317
 	bool
+config SUPERIO_NSC_PC87392
+	bool
\ No newline at end of file
Index: src/superio/nsc/Makefile.inc
===================================================================
--- src/superio/nsc/Makefile.inc	(revision 6325)
+++ src/superio/nsc/Makefile.inc	(working copy)
@@ -26,3 +26,4 @@ 
 subdirs-y += pc87427
 subdirs-y += pc97307
 subdirs-y += pc97317
+subdirs-y += pc87392
\ No newline at end of file
Index: src/superio/nsc/pc87382/pc87382.h
===================================================================
Index: src/superio/nsc/pc87382/Makefile.inc
===================================================================
Index: src/superio/nsc/pc87382/superio.c
===================================================================
Index: src/superio/nsc/pc87382/chip.h
===================================================================